# HW and SW technologies for industrial automation

Leonardo Labs Introduction – Automation system – Control devices

Gianmaria DE TOMMASI Email: detommas@unina.it

October 2020







1 Introduction

- 2 Automation system
- 3 Control devices Requirements
- 4 Control devices Architectures

# What is industrial automation?

Leonardo Labs Aerotech Campus

- What is industrial automation?
- BMW fully automated car factory (mass production)





#### Amazon warehouse (logistic)



# What is industrial automation?



#### Industry 4.0 (mass production)





#### Domotics







#### Autonomous driving



## **THE ANSWER**

(Industrial) automation includes both

- technology
- methodology

by which a process or procedure is performed with **minimal** human assistance



labor savings

reduce the need of tedious and dangerous jobs





- labor savings
- savings production time (costs saving)
- savings stocks (costs saving)
- savings production waste (costs saving)
- energy saving (costs saving & key feature for green economy)
- reduce environmental impact (key feature for green economy)

#### Summarizing: better use of the resources



#### What we will see during these 2 days?

- Control devices for (industrial) automation: main requirements & architectures
- The IEC 61131-3 standard (Programming languages for Programmable Logic Controller)
  - Iadder diagram
  - functional block diagram
  - instruction list
  - structured test
  - sequential functional chart (SFC)

#### ■ What tools we will *play* with?

- Matlab/Simulink
  - CODESYS https://www.codesys.com/

# Control systems A possible point of view







# Control systems - Our point of view





#### メロトメロトメヨト

#### Gianmaria De Tommasi – detommas@unina.it

#### 13 of 41

# Distributed control systems High level architecture







# Distributed control systems Hierarchical view







# Distributed control systems The CIM model





#### 

#### Gianmaria De Tommasi – detommas@unina.it

#### 16 of 41



- A control device should be able to execute a *user-defined* algorithm...
- ...hence it is a computer...
- **BUT** it must be able to *interact* with the process
  - via I/O boards and (nowadays) via networks and smart devices





- classical closed-loop control (set-point tracking, trajectory tracking)
- sequential and logic control
- alarms management
- human-machine-interface (HMI)
- communication protocols



Control tasks can be executed according to three different *execution modes* 

- periodic (needed for *classical* closed-loop control)
- **cyclic** (main execution mode for sequential and logic control)
- event-based



- HW and SW capabilities can be *scaled* according to the need
- Reliable operation in harsh environment (dust, mechanical vibration, electromagnetic pollution,...)





### Control systems are real-time systems

A real-time system is a system (hardware+software) subject to real-time constraints.

#### In a real-time system, the result of a computation is correct if

is correct (!)...

 ... AND meets specified time constraints – the so called deadlines



### Example of non-real-time algorithm

Functional requirement: Given the two weights w1 and w2, compute the weighted sum of the two inputs u1 and u2

}



#### Example of Real-time algorithm

- Functional requirement: Given the two weights w1 and w2, compute the weighted sum of the two inputs u1 and u2
- Non-functional requirement: perform the computation in at most 1 ms

#### Now writing...

```
}
```

...is no more sufficient to fulfill the requirements! We should exploit (indirectly) the hardware architecture and (directly) the operating system, in order to meet the time constraint



### A computation must be performed every X time units

 is a *periodic* activity (task), and the time constraint must be met with a given accuracy (*jitter*)

#### Examples

- "the control action to be applied by the aerosurfaces of an aircraft must be computed every 5 ms"
- "System A must send a message to system B every 10 s"
  - Remember: real-time does not necessarily means fast!



A computation must be completed within Y time units after its triggering

■ is a task with a *deadline* (*cyclic* or *event-based*)

### Examples

"the cyclic execution of a PLC must terminates within 200 ms"

"stop the cruise control within 50 ms after the break press"

### Note: usually a periodic task should also meet a deadline



- Hard real-time systems
  - Missing (even a single) deadlines means system failure (!)
- Safety critical systems
  - Missing deadlines can cause serious loss
- **Soft** real-time systems
  - Deadlines may be missed and mainly cause a deterioration of the QoS
- Real world (real-time) systems have a mix of hard/soft components
- The distinction between hard and soft real-time is somewhat subjective
- Soft real-time is not Non-real-time (!)



### Assess schedulability

- Given *n* real-time tasks...
- ... given the correspondent time constraints (deadlines)...
- ... given the hardware (and software) architecture...
  - is it possible to meet all the timing requirements, i.e. is it possible to schedule the tasks?
    - Are the deadlines met for all the cyclic and event-driven tasks?

 $\texttt{End\_time(task\_k)-Start\_time(task\_k) \leq \texttt{Deadline(task\_n)}}$ 

Are the periodic tasks executed with the required accuracy? Do they meet their deadlines?

 There exist formal methods that permits to assess schedulability (under given assumptions)

# Real-time operating systems (RTOS)



- Interrupts/Polling
- Multitasking (concurrency)
- Timer support
- Static scheduling/Preemptive scheduling (priorities)
- Task Segregation

# Some RTOS

- WindRiver VxWorks
- QNX Neutrino
- RTAI (Linux patch)
- FreeRTOS
- Windows CE

# Example - Continuous control system





The plant

$$G(s) = \frac{2.5 \cdot 10^5}{(s+10)(s^2+80s+2500)}$$

# Example - Continuous control system



(1)

30 of 41

#### The continuous-time controller

$$C(s) = rac{2.24(s+25)^2}{s(s+200)}$$

#### Open-loop step response



Leonardo Labs Aerotech Campus

## The discrete-time controller

Given the sampling frequency  $f_s = 200$  Hz, the Tustin approximation of the controller (1) is

$$\hat{C}_d(z) = rac{1.686(z-0.882)^2}{(z-1)(z-1/3)}$$

#### Implementing the discrete-control law (2) means

- Functional requirement: to write a task that computes the correspondent difference equation
- Non-functional requirement: to execute the task every 5 ms (assuming negligible execution time)

(2)

## Use Simulink...



Gianmaria De Tommasi – detommas@unina.it

Leonardo

ACADEMY

Labs Aerotech Campus

## ....with Fixed time-step solver...

| Select:                                                                                                                                                                                           | Simulation time                                        |                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|
| Solver<br>Data Import/Export<br>Data Import/Export<br>Diptinization<br>Diagnostics<br>Hardware Implementation<br>Model Referencing<br>Simulation Target<br>Code Generation<br>HDL Code Generation | Start time: 0.0                                        | Stop time: 1.2                                      |
|                                                                                                                                                                                                   | Solver options                                         |                                                     |
|                                                                                                                                                                                                   | Type: Fixed-step                                       | <ul> <li>Solver: ode3 (Bogacki-Shampine)</li> </ul> |
|                                                                                                                                                                                                   | Fixed-step size (fundamental sample time):             | Т                                                   |
|                                                                                                                                                                                                   | Tasking and sample time options                        |                                                     |
|                                                                                                                                                                                                   | Periodic sample time constraint:                       | Unconstrained                                       |
|                                                                                                                                                                                                   | Tasking mode for periodic sample times:                | Auto                                                |
|                                                                                                                                                                                                   | Automatically handle rate transition for data transfer |                                                     |
|                                                                                                                                                                                                   | Higher priority value indicates higher task priority   |                                                     |

# To meet or not to meet (the deadlines)?



## ... changing the time step





- monolithic
- bus-based
- PC-based
- cloud-based

# Monolithic devices - Examples











# **Bus-based architectures - Examples**

Leonardo Labs Aerotech Campus



- VME architecture
- PowerPC 400 MHz
- 512 MB RAM
- ATM (for real-time comms) and Ethernet (for non-real-time comms) network interfaces
- VxWorks OS
- Sampling frequency 500 Hz

# **Bus-based architectures - Examples**





- Bus architecture based on ATCA+PCIe
- Multi-core processor (Inter Core2 Quad)
- Linux+RTAI OS
- 192 signals acquired by ADCs (18 bits 2 MHz) and transferred at each cycle
- **50**  $\mu s$  control loop cycle time with jitter < 1  $\mu s$
- Always in real-time (24 hours per day)
   1.728 × 10<sup>9</sup> 50 μs cycles/day



#### The Programmable Logic Controller (PLC)





The IEC 61131-3 standard defines the software architecture and the programming language of a control program in a PLC system.





#### Supervisory Control and Data Acquisition Systems (SCADA)



# HW and SW technologies for industrial automation

Leonardo Labs Introduction – Automation system – Control devices

Gianmaria DE TOMMASI Email: detommas@unina.it

October 2020

